In Situ Design of Register Operations
Serge Burckel, Emeric Gioan

To cite this version:

HAL Id: lirmm-00287659
https://hal-lirmm.ccsd.cnrs.fr/lirmm-00287659
Submitted on 7 Jun 2019

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
In Situ Design of Register Operations

Serge Burckel  
INRIA-LORIA  
Campus Scientifique BP 239  
54506 Vandoeuvre-lès-Nancy Cedex France  
Email: serge.burckel@loria.fr

Emeric Gioan  
CNRS-LIRMM  
161 rue Ada  
34392 Montpellier Cedex 5 France  
Email: emeric.gioan@lirmm.fr

Abstract

We present methods to design programs or electronic circuits, for performing any operation on \( k \) registers of any sizes in a processor, in such a way that one uses no other working memory (such as other registers or external memories). In this way, any operation is performed with at most \( 4k - 3 \) assignments of these registers, or \( 2k - 1 \) when the operation is linear or bijective.

1 Introduction

The main motivation of this note is the optimization of processor performances. We present constructive mathematical results, described precisely in [1][2][3], that enable any operation on any registers of any sizes to be designed without using other working memory (like other registers or external memories).

The applications of such in situ computations (under patent [1]) concern directly Hardware (e.g. for the design of chips) and Software (e.g. for compiler optimizations).

In order to perform an operation \( \Phi \) on \( k > 1 \) registers of 32 bits, since a 32 bits processor is able to make successive operations on at most 32 bits, one encounters a classical problem: during the transformation of these registers, their initial values will be modified and it could be impossible to complete the whole operation. For example, in order to exchange the contents of two registers \( R_1, R_2 \), if one begins by performing \( R_1 := R_2 \), half of the operation is done, but since the initial value of \( R_1 \) is lost, the second step is not possible anymore. A natural solution is to make a copy of some registers. For instance, this exchange is computed by the sequence \( R_3 := R_1; R_1 := R_2; R_2 := R_3 \) where \( R_3 \) is a third register or an external memory. Nevertheless, this kind of solution can generate some overflows, or use in a dramatic way the registers of the chip, or slowdown computations by external memory access. Globally, this solution by copies decreases the performances.

Let \( A, B \) be two registers and \( A' = B \) a new register.

\[
\begin{align*}
A' & = B \\
B & = A
\end{align*}
\]

Figure 1. Exchange two bit values

In this note we present other solutions. For example, the previous exchange operation can be designed directly on \( R_1, R_2 \) by the following sequence of operations, performed on each bit index \( j = 1, 2 \ldots 32 \), where \( R^j_i \) is the \( j \)-th bit of register \( R_i \), and where \( + \) is addition in \( \mathbb{Z}/2\mathbb{Z} \) (i.e. an XOR gate):

\[
\begin{align*}
R^j_1 & := R^j_1 + R^j_2; \\
R^j_2 & := R^j_1 + R^j_2; \\
R^j_1 & := R^j_1 + R^j_2.
\end{align*}
\]

One obtains circuits like in Figure 1. Observe that this circuit is a planar alternative for the crossing of two wires (hence for any permutation of wires) and can be used for the design of planar electronic circuits.

Observe also that each 32 bit assignments of a register can be integrated in a single register assignment. We will say that the total sequence of bit assignments is integrable in register assignments. One obtains the sequence of register assignments:

\[
\begin{align*}
R_1 & := R_1 \oplus R_2; \\
R_2 & := R_1 \oplus R_2; \\
R_1 & := R_1 \oplus R_2.
\end{align*}
\]

where \( \oplus \) stands for a bit to bit \( + \) operation. The sequences of assignments considered in this note will all have this integrability property. That allows us to state the results in terms of bits and extend them directly in terms of registers. See Section 2.

We show that this way of computing an operation on bits or registers can be obtained for any operation. Moreover the number of assignments is reasonable. In the case of
a linear operation involving \( k \) bits or registers, we obtain sequences of at most \( 2k-1 \) assignments. We also present an extension to real values instead of binary ones, which has applications like in image processing or floating point operations in arithmetic coprocessors. See Section 3. In the case of a bijective operation on \( k \) bits or registers, we obtain sequences of at most \( 2k-1 \) assignments too. Moreover, the inverse operation is computed just by reversing the order of assignments. See Section 4. For a general operation, we obtain sequences of at most \( 4k-3 \) assignments. See Section 5.

2 Bit operations on registers

For generalizations, we will assume that registers can have different sizes. For convenience and in order to state the definitions and results independently of the sizes of registers, we code the value of a sequence of \( k \) registers \( R_1, R_2, \ldots, R_k \) of respective bit sizes \( s(1), \ldots, s(k) \), by the complete sequence of their bits:

\[
(R_1^1, \ldots, R_1^{s(1)}, R_2^1, \ldots, R_2^{s(2)}, \ldots, R_k^1, \ldots, R_k^{s(k)}).
\]

Hence, any operation \( \Phi \) on these \( k \) registers is represented by a mapping \( E : \{0,1\}^n \to \{0,1\}^n \) where \( n = s(1) + s(2) + \ldots + s(k) \) is the total number of bits. Let us call \( E \) the bit-expansion of the operation \( \Phi \). We naturally call bit assignment a mapping \( \{0,1\}^n \to \{0,1\} \). We are going to design an (in situ) integrable circuit (or program) of \( E \), that performs the transformation \( X \mapsto E(X) \) for every \( X \in \{0,1\}^n \), by a sequence of bit assignments, in such a way that we operate on successive bits in one way, then in the other way, and so on. This technique enables to obtain an optimal integration in register assignments, as illustrated in Figure 2.

**Figure 2. Bit and Register Assignments**

For example, the integration of a sequence of bit assignments on 7 bit variables \( a, b, c, d, e, f, g \) into assignments on 3 registers \( \alpha_1, \alpha_2, \alpha_3, \alpha_4, \alpha_5, \alpha_6, \alpha_7 \) is obtained in the following way:

where the index on an assignment corresponds to the modified bit or register.

Hence, the main results in the sequel can be equally designed in terms of bit or register operations (with any sizes of registers, a bit being a register of size one). Given a sequence \( S \) of bit assignments, we denote \( R(S) \) the sequence of register assignments obtained by this integration process.

A sequence of register assignments \( S \) is called reversible when the assignments are of type \( R_i := A(R_i) + F \) and the following transformation of the assignments makes sense:

\[
[R_i := A(R_i) + F] \mapsto [R_i := A^{-1}(R_i - F)].
\]

Then, the reversed sequence \( S^{-1} \) performs these assignments in the other way (from the last one to the first one), together with this transformation. In the particular case of bit assignments, the sequence is reversible when the assignments are of type \( a := a + f(b, c, d, \ldots) \). Then, the transformation does not change the assignments (\( A = A^{-1} \) and \( F = -F \)). For instance, on four bits \( (a, b, c, d) \):

\[
\begin{align*}
S \quad & \quad \quad \quad \quad S^{-1} \\
\begin{array}{l}
a := a + bc + 1 \\
b := b + a + d \\
c := c + 1 \\
d := d + abc
\end{array} \\
\end{align*}
\]

3 Linear operations

Back to the example of the introduction, the exchange of registers is a very particular bit-linear operation: the final value of each bit by this operation is defined by a linear function on \( \mathbb{Z}/2\mathbb{Z} \). In other words, the bit-expansion of a bit-linear operation is a linear mapping on \( \{0,1\}^n \). Such bit-linear operations are useful, for instance in image processing.

A linear bit assignment is naturally a linear mapping from \( \{0,1\}^n \) to \( \{0,1\}^n \). An assignment of a bit (resp. register) \( X \) is said elementary if it can be omitted like \( X := X \) or consists in an addition like \( X := X + Y \) where \( Y \) is another bit (resp. register).

**Theorem 1.** Every bit-linear operation \( \Phi \) on \( k \) registers is designed by a sequence \( T = R(S) \) of at most \( 2k-1 \) register assignments, where all the assignments of \( S \) are linear (and even elementary for the half of them). Moreover, when \( \Phi \) is invertible, the sequence \( S \) is reversible and the operation \( \Phi^{-1} \) is designed by the sequence \( R(S^{-1}) \).

That is to say, such a bit-linear operation \( \Phi \) is designed in at most \( 2k-1 \) assignments of the registers where each assignment of a register \( R_i \) consists in linear assignments of its bits, like \( R_i^1 := R_i^1 + R_i^3 + R_i^3 + R_i^3 \).
Notice that bit-linear operations and linear operations on registers are in general distinct notions. For example, the operation on a two bits register \( R_1 : (R_1^1, R_2^1) \mapsto (R_1^1, R_1^1 + R_2^1) \) is bit-linear. It maps \((0, 0) \mapsto (0, 0), (0, 1) \mapsto (0, 1), (1, 0) \mapsto (1, 1), (1, 1) \mapsto (1, 0)\). That corresponds to the operation on the values of \( R_1 : 0 \mapsto 0, 1 \mapsto 1, 2 \mapsto 3, 3 \mapsto 2\), which is not linear in \( \mathbb{Z}/4\mathbb{Z}\).

However, the previous result can be generalized to linear operations on registers:

**Theorem 2.** For every field \( K \), every linear operation \( \Phi \) on \( k \) registers, taking values in \( K \), is designed by a sequence \( T \) of at most \( 2k - 1 \) linear assignments. Moreover, the last \( k - 1 \) assignments are elementary. If \( \Phi \) is invertible, the sequence \( T \) is reversible and \( \Phi^{-1} \) is designed by \( T^{-1} \).

For instance, that property holds for registers taking values in \( \mathbb{R} \) (or in floats). This case has been recently applied with success for a company. We improved their programming codes of GPUs (Graphics Processing Units) by performing operations with an optimal number of registers.

We mention that the previous result can be adapted to rings \( K = \mathbb{Z}/N\mathbb{Z} \). For example, the linear operation in \( \mathbb{Z}/4\mathbb{Z} \) on three registers \( (R_1, R_2, R_3) \mapsto (2R_2 + 3R_3, R_1 + R_2 + R_3, 3R_1 + 2R_2 + R_3) \) is designed by the five assignments:

\[
\begin{align*}
R_1 & := R_1 + 2R_3 \\
R_2 & := R_1 + R_2 + 3R_3 \\
R_3 & := R_1 + 2R_2 + R_3 \\
R_4 & := R_2 \\
R_5 & := R_1 + R_3
\end{align*}
\]

The fourth elementary assignment \( R_4 := R_2 \) can be omitted. Moreover, this sequence is reversible and one obtains a design for the inverse operation:

\[
\begin{align*}
R_1 & := R_1 - R_3 \\
R_2 & := R_2 \\
R_3 & := R_3 - R_1 - 2R_2 \\
R_4 & := R_2 - R_1 - 3R_3 \\
R_5 & := R_1 - 2R_3
\end{align*}
\]

If these registers take their values in \( \mathbb{R} \), one obtains:

\[
\begin{align*}
R_1 & := -3R_3 + 2R_3 \\
R_2 & := -R_1 + 3R_2 + 5R_3/3 \\
R_3 & := -R_1 + 3R_2 + 5R_3/3 \\
R_4 & := R_2 \\
R_5 & := R_1 + R_3
\end{align*}
\]

and the inverse operation is designed by:

\[
\begin{align*}
R_1 & := R_3 - R_3 \\
R_2 & := R_2 \\
R_3 & := -3R_3 + 6R_2 - R_1 \\
R_4 & := R_2 + R_1/3 - 5R_3/3 + R_1/3 \\
R_5 & := -R_1/3 + 2R_3/3
\end{align*}
\]

Observe also that the case of affine mappings (adding some constants) can be reduced to the linear case by introducing a virtual register \( R_0 \) (just for the construction). For example, the design of the affine operation on three registers on \( \mathbb{R} \): \((R_1, R_2, R_3) \mapsto (5 + 2R_2 + 3R_3, 2 + R_1 + R_2 + R_3, 9 + 3R_1 + 2R_2 + R_3)\) is obtained from the design of the linear operation on four registers \((R_0, R_1, R_2, R_3) \mapsto (R_0, 5R_0 + 2R_2 + 3R_3, 2R_0 + R_1 + R_2 + R_3, 9R_0 + 3R_1 + 2R_2 + R_3)\) by fixing the value of register \( R_0 \) to 1, that is:

\[
\begin{align*}
R_0 & := R_0 \\
R_1 & := 2R_3 - 3R_1 - 4R_0 \\
R_2 & := (5/3)R_3 - (1/3)R_1 + R_2 + (2/3)R_0 \\
R_3 & := 2R_2 - (1/3)R_3 - (1/3)R_1 + (11/3)R_0
\end{align*}
\]

\[
\begin{align*}
R_0 & := R_0 \\
R_1 & := R_1 + R_3
\end{align*}
\]

4. **Bijective operations**

The example of register exchange is also a particular bit-bijective operation in the sense that its bit-expansion is a bijection on \( \{0, 1\}^n \). Unlike the case of linear operations, this notion is equivalent to bijections on registers. Observe that we are not only considering the particular \( n! \) possible permutations of bits. We consider more general bijections: one-to-one mappings on \( \{0, 1\}^n \). Hence there are \( 2^n! \) such bijective operations, and the permutations are very particular cases.

**Theorem 3.** Every bijective operation \( \Phi \) on \( k \) registers is designed by a sequence \( R(S) \) of at most \( 2k - 1 \) assignments. The sequence \( S \) is reversible and the sequence \( R(S^{-1}) \) computes the inverse operation \( \Phi^{-1} \).

The proof is done by induction on the number \( n \) of bits and uses some graph coloring for the inductive process.

For a short example, consider a bijective operation \( \Phi \) on two registers of size 2, \( R_1 = (a, b) \) and \( R_2 = (c, d) \), having bit-expansion \( E(a, b, c, d) = (A, B, C, D) \) where :

\[
\begin{align*}
A & = 1 + acd + abc + ab + bc + cd + ad + ac + b + c \\
B & = 1 + abd + cd + bd + ad + ac + b \\
C & = bcd + ab + bc + bd + ac + b + d \\
D & = bcd + ab + bc + cd + bd + a + b + d
\end{align*}
\]
This operation $\Phi$ is designed by the 7 bit assignments:

\[
\begin{align*}
  a & := a + c + cd \\
  b & := b + cd + acd + ad \\
  c & := c + bd + ad \\
  d & := d + c + b + ab + a \\
  e & := e + a + d + abd \\
  f & := b + c + d + ad + ac + 1 \\
  a & := a + cd + bd + 1
\end{align*}
\]

Observe that this computation of $E$ is simpler than the definition of $E$: 22 additions ($\text{XOR}$ gates) versus 28, and 14 products ($\text{AND}$ gates) versus 29. This observation brings to mind \textit{Strassen-like algorithms} for fast matrices multiplications. The operation $\Phi^{-1}$ is designed by the reversed sequence:

\[
\begin{align*}
  a & := a + c + cd \\
  b & := b + c + d + ad + ac + 1 \\
  c & := c + a + d + abd \\
  d & := d + c + b + ab + a \\
  e & := e + a + d + abd \\
  f & := b + c + d + ad + ac + 1 \\
  a & := a + cd + bd + 1
\end{align*}
\]

Both sequences are integrable in 3 register assignments.

5 General operations

For a general operation $\Phi$, we introduce a decomposition of its bit-expansion $E = F \circ I \circ G$ where $G$ (for Grouping) and $F$ (for Finalize) are two bijective mappings, and $I$ (for Identify) is a particular mapping that can be designed in at most one operation on each register. First, we obtain by this way at most $5k - 4$ register assignments. Second, a technical refinement of this preliminary construction, based upon \textit{arithmetical arguments} for defining $G$, allows $F \circ I$ to be computed in $2k - 1$ assignments. We obtain the following general result:

\textbf{Theorem 4.} Every operation on $k$ registers is designed by a sequence of at most $4k - 3$ assignments.

As an example, consider the operation $\Phi$ on two registers $R_1 = (a, b)$ and $R_2 = (c)$, having bit-expansion $E(a, b, c) = (A, B, C)$ where:

\[
\begin{align*}
  A & = 1 + c + ab + ac \\
  B & = c + ac + bc \\
  C & = 1 + a + abc + ac + bc
\end{align*}
\]

We obtain a sequence of assignments represented in the following tables (assignments $\alpha'_a$ and $\alpha''_a$ can be condensed into one assignment on $a$):

\[
\begin{array}{cccccccc}
  c & b & a & x_{a_1} & x_{a_2} & x_{a_3} & x_{a_4} & x_{a_5} \\
  0 & 0 & 0 & 0 & 0 & 0 & 1 & 1 \\
  0 & 0 & 1 & 0 & 0 & 0 & 0 & 1 \\
  0 & 1 & 0 & 0 & 1 & 0 & 1 & 1 \\
  0 & 1 & 1 & 1 & 1 & 1 & 0 & 0 \\
  1 & 0 & 0 & 0 & 1 & 1 & 1 & 1 \\
  1 & 0 & 1 & 1 & 0 & 1 & 1 & 1 \\
  1 & 1 & 0 & 1 & 1 & 0 & 1 & 1 \\
  1 & 1 & 1 & 1 & 1 & 1 & 1 & 1
\end{array}
\]

The above result gives an upper bound for the number of required assignments. Also, for instance, we are able to obtain an in situ computation made of 4 bit assignments for the previous mapping:

\[
\begin{align*}
  c & := a + b + c \\
  a & := 1 + b + c + ac \\
  e & := c + a + ab \\
  b & := c + ac
\end{align*}
\]

Observe again that this computation of $E$ is simpler than the definition of $E$: 8 additions ($\text{XOR}$ gates) versus 9, and 3 products ($\text{AND}$ gates) versus 8.

6 Conclusion

The results presented in this note provide an optimization of register operations in a processor, a chip design or a program, in the sense that a suitable sequence of assignments on registers will perform the operation without using any external memory access. Further optimization concerns the complexity of these assignments, which is closely related to the technical complexity for the design of a chip in terms of logical gates and elementary circuits. Many experiments (like the ones presented here), as well as technological and mathematical considerations, are strongly encouraging. This is the subject of further work...

\textbf{References}

