A Temperature-Hardened Sensor Interface with a 12-Bit Digital Output Using a Novel Pulse Width Modulation Technique

Emna Chabchoub, Franck Badets, Frédéric Mailly, Pascal Nouet, Mohamed Masmoudi

To cite this version:


HAL Id: lirmm-01768824
https://hal-lirmm.ccsd.cnrs.fr/lirmm-01768824
Submitted on 17 Apr 2018

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

Distributed under a Creative Commons Attribution 4.0 International License
Article

A Temperature-Hardened Sensor Interface with a 12-Bit Digital Output Using a Novel Pulse Width Modulation Technique

Emna Chabchoub 1,2,3,* , Franck Badets 1, Frédéric Mailly 2, Pascal Nouet 2 and Mohamed Masmoudi 3

1 Grenoble Alpes University, CEA, LETI, F-38000 Grenoble, France; Franck.Badets@cea.fr
2 Laboratory of Informatics, Robotics and Microelectronics of Montpellier, University of Montpellier, CNRS, 34000 Montpellier, France; Frederick.Mailly@lirmm.fr (F.M.); nouet@lirmm.fr (P.N.)
3 METS Research Group, National Engineers School of Sfax, Sfax University, Sfax 3029, Tunisia; mohamed.masmoudi@enis.tn
* Correspondence: emnachabchoubchb@gmail.com; Tel.: +33-622-488-503

Received: 15 March 2018; Accepted: 4 April 2018; Published: 5 April 2018

Abstract: A fully integrated sensor interface for a wide operational temperature range is presented. It translates the sensor signal into a pulse width modulated (PWM) signal that is then converted into a 12-bit digital output. The sensor interface is based on a pair of injection locked oscillators used to implement a differential time-domain architecture with low sensitivity to temperature variations. A prototype has been fabricated using a 180 nm partially depleted silicon-on-insulator (SOI) technology. Experimental results demonstrate a thermal stability as low as 65 ppm/°C over a large temperature range from −20 °C up to 220 °C.

Keywords: high temperature; sensor interface; time-domain; injection locked oscillators

1. Introduction

An increasing demand for electronic systems working at temperature up and even beyond 200 °C has appeared over the last years for critical applications such as oil drilling, automotive and/or aeronautic uses [1–3]. In such applications, it is highly desirable to place the sensor electronic interface as close as possible to the transducer for the sake of signal integrity [4]. Hence, the sensor electronic interface must be able to work in a harsh environment. Nevertheless, while several techniques already exist to improve the robustness of digital circuits against high temperature environments, analog functions are still a bottleneck towards the realization of high temperature system-on-a-chip (SOC). Indeed, analog blocks’ performances degrade with temperature because of the exponential increase of leakage currents and the decrease of both transistors’ threshold voltage and carrier mobility, that dramatically vary biasing points and lower output impedances and transistors’ intrinsic gain [5].

Considering the constraint of thermally stable performance, time-domain sensor interfaces have appeared that are more competitive than classical analog sensor interfaces [6–9]. The time-domain approach is based on converting the sensor analog output into a time domain signal; a frequency, or a phase shift (for example a pulse width of pulse width modulated (PWM) signal), which can be easily digitized with the use of a time to digital converter (TDC) [10,11]. This approach eliminates the need of low noise amplifiers (LNAs) and analog to digital converters (ADCs) that are both known to be highly sensitive to temperature variations. In addition to that, time domain circuits are quasi-digital circuits that benefit from a higher noise margin and lead to relatively simple architectures with gains in terms of cost, size and power consumption [12,13].
Frequency-based time-domain architectures are based on voltage controlled oscillators (VCOs). They usually suffer from the high non-linearity of the oscillator frequency with respect to the tuning voltage [14]. Recently, Nebhen et al. proposed a solution to improve the linearity of VCOs, but their non-linearity is still as high as 2% [15]. In addition, its frequency instability is higher than 133.3 ppm/°C which leads to a too high overall thermal variation of the sensor interface.

Originally, PWM time-domain sensor interfaces were introduced to generate quasi-digital output signals which are less sensitive to noise coupling when transmitted compared to analog signals. Usually, PWM readout circuits are based on a periodic ramp generation whose output is compared to the analog quantity to be converted. The duration of the generated PWM equals the time difference between the ramp beginning and the comparator decision time, which is in turn proportional to the voltage to be converted. However, thermal stability of PWM-based readout circuits is affected by the thermal stability of the offset voltage of the comparator and of the ramp slope. What’s more, in typical PWM techniques, the degradation of the non-linearity of the ramp slope over the operation temperature range degrades the overall performance of the so-obtained PWM signal. De Smedt et al. in [6], proposed a new PWM technique that uses a ratio-metric measure. Two delay stages, driven by a differential sensor, convert the sensor value into a PWM signal whose duty cycle is the ratio of two delay measurements that are frequency-independent. A 79 ppm/°C thermal drift of the sensor interface has been measured. Glaser et al. in [7], amplified the sensor output voltage by means of an analog amplifier before converting it into a PWM signal. Besides, a switching scheme is used to realize different measurements such as offset and temperature of the die. The performances of the proposed solution are limited by the thermal drift of both offset and gain of the amplifier. Moreover, the increase of the leakage current with temperature degrades the performances of the switching scheme. A two-point calibration is necessary to compensate the temperature offset and to reach a measured ±43 ppm/°C thermal drift.

In this paper, a new PWM-based sensor interface architecture that is able to operate over a wide temperature range is presented. It is based on the use of two injection locked relaxation oscillators to convert the transducer analog output into a PWM signal whose pulse width is defined by the difference of phase between both oscillators. Contrary to previous published works, where the PWM signal is transmitted into an ambient temperature environment for performing the signal processing [7], the signal processing of the obtained PWM signal is performed in situ, in the high temperature environment, by means of a TDC. The main feature of the presented architecture is its robustness to the thermal variations of its constitutive blocks. The proposed architecture exhibits a very low thermal sensitivity of 65 ppm/°C which is obtained without the need of any calibration.

The paper is organised as follows: Section 2 presents the principle of the sensor interface based on a PWM technique using injection locked oscillators (ILOs). Section 3 describes the architecture of the proposed high temperature sensor interface and its detailed implementation. Experimental and simulated results over a wide temperature range are reported in Section 4 where characterization results of the fabricated prototype are compared to results obtained by simulation. Finally, Section 5 concludes the presented work.

2. Sensor Interface Principle Based on Voltage to Pulse Width Modulated Signal Conversion

The proposed voltage to PWM conversion is based on ILOs used as phase shifters. The so-obtained pulse width is proportional to the phase shift of the ILO with respect to a reference signal. This section briefly recalls the ILO-based voltage to PWM conversion which is behind the principle of the sensor interface architecture.

2.1. Injection Locked Oscillators

It is well known that an oscillator can be locked on a parasitic signal if its frequency is close to the oscillator free running frequency [16] (Figure 1). ILOs are particular circuits that take advantage of this property. They consist in oscillators with an input on which a varying signal is applied. ILOs
are commonly used in radio frequency (RF) circuits as frequency multipliers or frequency dividers. In Huntoon et al. [17], Huntoon and Weiss proposed a theoretical study of ILOs in the case of a small amplitude harmonic locking signal. In this case, they showed that the injected signal can be modelled as a small variation of the impedance seen at the point where the locking signal is applied. With this assumption, it was shown that the tracking process of the ILO is given by:

\[
\frac{1}{2\pi} \frac{d\phi_{ILO}}{dt} = (f_{sync} - f_0) - \frac{|V_{S0}||E_F|}{|I_0|} \cos(\phi_{ILO} + \beta) \tag{1}
\]

where \(\phi_{ILO}\) is the ILO phase shift (i.e., the phase difference between the ILO output \(O_{ILO}\) and the locking signal), \(V_{S0}\) is the voltage magnitude of the locking signal and \(I_0\) the output current magnitude. \(E_F\) is a called compliance factor (\(|E_F|\) is its amplitude and \(\beta\) is its phase) which is the ratio of the variation of the oscillator frequency with respect to the impedance variation. \(f_{sync}\) is the locking signal frequency and \(f_0\) is the oscillator free running frequency.

\[
\text{Figure 1. Property of Injection Locked Oscillators (ILOs).}
\]

Once locked, the ILO output tracks the locking signal phase variation and Equation (1) could be rewritten as:

\[
(f_{sync} - f_0) = \frac{|V_{S0}||E_F|}{|I_0|} \cos(\phi_{ILO} + \beta) \tag{2}
\]

Noting that cosinus function is lower than 1 and greater than \(-1\), the locking range is easily obtained as:

\[
\Delta F = 2 \frac{|V_{S0}||E_F|}{|I_0|} \tag{3}
\]

Thus, according to Huntoon and Weiss, the ILO locking range depends on the amplitude of the locking signal \(V_{S0}\), the oscillator output current magnitude \(I_0\) and the compliance factor \(E_F\) which depends only on the oscillator topology [16].

From Equation (2), the ILO phase shift, once the ILO is locked, is extracted:

\[
\phi_{ILO} = \arccos\left(\frac{2(f_{sync} - f_0)}{\Delta F}\right) \tag{4}
\]

Therefore, once locked, the ILO phase shift only depends on the difference between the locking and the oscillator free running frequencies and on the locking range.

This property is very interesting as it allows the use of ILOs as phase shifters by keeping the locking frequency fixed and tuning the ILO free running frequency with an analog command as it is done for voltage or current controlled oscillators [18,19]. Thus, ILOs are used as analog to time converters in time domain sensor interfaces.
2.2. Pulse Width Modulation-Based Sensor Interface Using Injection Locked Oscillator

The proposed PWM circuit is based on the previously mentioned properties of ILOs. The sensor voltage \( V_S \) is used to control the free running frequency of the ILO \( f_0 \). Then, if a fixed locking frequency is used, the obtained phase shift \( \phi_{ILO} \) is a function of the free running frequency and thus, the obtained phase shift is a function of the input voltage \( V_S \).

Figure 2 depicts the principle of an ILO-based PWM sensor interface. It is composed of an ILO-based phase shifter and a counter-based TDC. This counter is clocked by a counting frequency that is a multiple of the locking frequency. The locking signal is generated from an oscillator with the same topology as the ILO.

The time shift \( t_{pw} \) between the locking signal \( V_{sync} \) and the ILO output \( O_{ILO} \) is linked to the ILO phase shift by Equation (5) and it is hence a function of \( V_S \) (Figure 3):

\[
t_{pw} = \frac{\phi_{ILO}}{2\pi} T_{sync}
\]

where \( T_{sync} \) is the period of the locking signal.

Since the counter resolution (i.e., the counting period \( T_{counter} \)) is \( T_{sync} / M \) (\( M \) is the PLL (Phase Locked Loop) frequency multiplication factor), the TDC output is given by:

\[
N = \frac{t_{pw}}{T_{counter}} = M \frac{t_{pw}}{T_{sync}}
\]

Based on Equations (5) and (6) is written as:

\[
N = \frac{M}{2\pi} \phi_{ILO}
\]
Based on Equations (3) and (4) from Huntoon and Weiss theory, the digital output of the sensor interface is expressed as:

\[ N = \frac{M}{2\pi} \text{acos} \left( \frac{|V_{S0}|}{|I_0|} \right) \]

The locking signal is generated from an oscillator having identical topology as that of the ILO free running oscillator, thus, the locking frequency \( f_{\text{sync}} \) has the same temperature dependency as the ILO free running oscillator \( f_0 \). Hence, their difference \( (f_{\text{sync}} - f_0) \) will be insensitive to temperature variations. What is more, the ratio between \( |V_{S0}| \) and \( |I_0| \) (i.e., \( |V_{S0}| / |I_0| \)) can be made insensitive to temperature variations if they have both the same temperature coefficient. This can be achieved if, for example, \( V_{S0} \) is derived from the same biasing circuit as that of the oscillator. Moreover, the frequency multiplication factor \( M \) is temperature independent. In fact, the frequency multiplier (i.e., the PLL) is designed to be always locked whatever temperature is; thus, it realizes the same frequency multiplication factor all over the operation temperature range. In addition to that, the compliance factor \( E_F \) depends on the ILO passive components (capacitances for example) which have a low temperature coefficient; hence \( E_F \) has a low thermal variation. As a consequence, a low temperature dependence could be expected for the digital output of such sensor interface architecture.

This architecture principle is adapted to any kind of ILOs and it leads to low temperature sensitivity. Nevertheless, in the case of harmonic locking signal, the overall architecture is limited by the non-linearity of the acos function that links the digital output to the frequency difference between the locking frequency \( f_{\text{sync}} \) and the ILO free running frequency \( f_0 \) (Equation (8)). Indeed, the linear behaviour of the acos function is limited to a phase shift range of \( \pi/2 \). Therefore, the linear range of the harmonic ILO-based PWM sensor interface will be limited to half of its dynamic range (the full dynamic range corresponds to a phase shift range of \( \pi \)).

In this paper, we introduce an ILO having an extended linear range which is based on a relaxation oscillator and a non-harmonic injection scheme [20]. An ILO with an extended linear range offers the advantage of a good linear behaviour for the ILO-based PWM sensor interface.

### 3. Architecture of the Proposed High Temperature Sensor Interface

#### 3.1. Injection Locked Relaxation Oscillator (ILRO)

The chosen ILO is based on a relaxation oscillator as depicted in Figure 4 [19,20].

![Figure 4. Schematic of the Injection Relaxation Locked Oscillator.](image-url)
Each ILO is composed of a free running oscillator and a sub-circuit for locking this oscillator with
the locking signal as depicted in Figure 4. The free running oscillator works as follows: assuming that
at the initial state the output of the oscillator \( O_{ILO} \) is equal to zero, meaning that the D-flip-flop (DFF)
output \( Q \) is at logic “1”, \( M1 \) is on while \( M0 \) is off. \( C2 \) is shorted to ground through \( M1 \) while \( C1 \) is
charged by a bias current \( I0 \). When the voltage across \( C1 \) reaches the threshold voltage of the inverter
\( inv1 \) \( V_{th} \), the DFF is reset (\( Q \) is equal to a “0” logic level) and \( O_{ILO} \) is equal to the supply voltage \( Vdd \).
Hence, \( M1 \) is turned off and \( M0 \) is turned on, then \( C1 \) is rapidly discharged while the capacitor \( C2 \)
is charged by the same bias current \( I0 \) until the voltage across \( C2 \) reaches the threshold voltage of
the inverter \( inv2 \) \( V_{th} \). Consequently, a rising edge appears on the clock input of the flip-flop and it
switches the DFF output to \( Vdd \) and \( O_{ILO} \) to zero. The same cycle is then repeated and the frequency
of oscillation depends on \( I0 \), \( V_{th} \), \( C1 \) and \( C2 \).

Inverters \( inv1 \) and \( inv2 \) are used to ensure a square waveform signal at the DFF clock and reset
inputs. The output of the ILO achieves a 50% duty cycle by adopting the same value \( C \) for \( C1 \) and \( C2 \).
The free running oscillation frequency is expressed as follows:

\[
f_0 = \frac{I0}{2CV_{th}}
\]

where \( C = C1 = C2 \). A change in the value of \( I0 \) can easily and linearly modify the free running
oscillation frequency.

The locking process is performed by periodically modifying the charging current of the capacitors
at the locking frequency rate, in such a way that the average charging current on a locking period
equals the current which makes the oscillator run at the locking frequency \( f_{sync} \). The locking process
uses a synchronization current \( I_{sync} \) that is either pulled from or pushed into the capacitors of the ILRO.
This current is subtracted or added to the bias current \( I0 \) according to the value of the locking signal
\( V_{sync} \). For example, in addition to \( I0 \), a current \(-I_{sync}\) flows into \( C2 \) at high level of \( V_{sync} \), while at low
level of \( V_{sync} \), a current \(+I_{sync}\) is added to the charging current of \( C2 \). Knowing that \( C2 \) can be charged
only when the ILO output is at high level, a delay is created between \( V_{sync} \) and \( O_{ILO} \) as described in
Figure 5.

![Figure 5. Locking waveforms.](image)

The average charging current of the capacitors is a function of this delay \( t_d, I_{sync} \) and \( I0 \) as expressed in:

\[
I_{average} = \frac{(I0 + I_{sync})t_d + (I0 - I_{sync})(\frac{T_{sync}}{2} - t_d)}{\frac{T_{sync}}{2}}
\]
As explained before, the so-obtained delay is adjusted in order to make the average charging current of the capacitors \( I_{\text{average}} \) equal to the current necessary to get an oscillation frequency which is the same as the locking frequency \( f_{\text{sync}} \):

\[
I_{\text{average}} = 2f_{\text{sync}}CV_{\text{th}}
\tag{11}
\]

Using Equations (9)–(11), the ILO phase shift \( \Phi_{\text{ILO}} \), representing the delay between \( V_{\text{sync}} \) and \( O_{\text{ILO}} \), can be expressed as:

\[
\Phi_{\text{ILO}} = \frac{\pi}{2} + \pi CV_{\text{th}} f_{\text{sync}} (f_{\text{sync}} - f_0)
\tag{12}
\]

Equation (12) shows that a perfect linear relationship between the ILO phase shift and the frequency difference between the locking frequency and the ILRO free running frequency \((f_{\text{sync}} - f_0)\) is obtained, which is a clear benefit compared to harmonic ILOs.

Figure 6 depicts the phase shift obtained by simulation of the ILRO of Figure 4, which has been implemented in a 180 nm Partially-depleted Silicon-on-Insulator (PD SOI) process, using ideal frequency source for \( f_{\text{sync}} \) and ideal current sources for \( I_{\text{sync}} \) and \( I_0 \). It shows that the phase shift of the ILRO is linear with respect to \((f_{\text{sync}} - f_0)\) which is in accordance with the theory. A goodness-of-fit of linear regression \((R^2)\) of 0.999 is obtained.

![Figure 6. Simulation of the phase shift of the Injection Locked Relaxation Oscillator vs \((f_{\text{sync}} - f_0)\).](image)

Combining Equations (9) and (12), the phase shift of the ILRO is a linear function of the ILO bias current \( I_0 \):

\[
\Phi_{\text{ILO}} = \frac{\pi}{2} + \frac{\pi CV_{\text{th}} f_{\text{sync}}}{I_{\text{sync}}} (f_{\text{sync}} - f_0) - \frac{\pi}{2I_{\text{sync}}} I_0
\tag{13}
\]

Assuming that the current \( I_0 \) is linear with respect to the sensor output voltage, the relation between the ILRO phase shift and the sensor output is linear.

3.2. High Temperature Sensor Interface Architecture

The proposed sensor interface, depicted in Figure 7, is dedicated to resistive transducers embedded in a Wheatstone bridge. It converts the sensor differential output voltage into a phase shift difference, using a pair of ILOs, which is then converted into a digital output.
The differential architecture adopted for this interface has the advantage of rejecting the effects of temperature, process variations and common mode noise. As the output of the Wheatstone bridge is a differential voltage, a transconductance amplifier (OTA) is used to convert the sensor output voltage into a differential current $I_{01} - I_{02}$. The OTA output currents $I_{01}$ and $I_{02}$ are then used to control the free running frequencies of ILO1 and ILO2 respectively and thus to control their phase shifts (i.e., $\Phi_{ILO1}$ and $\Phi_{ILO2}$ respectively).

When the sensor output voltage $V_S$ is equal to zero, both output currents of the OTA are the same and both ILOs have the same free running oscillation frequency, and hence the same phase shift (i.e., $\Phi_{ILO1} = \Phi_{ILO2}$). Then, when $V_S$ is different from zero, the output currents of the OTA are fed into the ILOs, thus, obtaining a simultaneous and opposite variation of their free running oscillation frequencies $f_{01}$ and $f_{02}$ ($f_{01}$ and $f_{02}$ are respectively the free running frequency of ILO1 and ILO2) while their locking frequency is kept constant. This makes their phase shifts, $\Phi_{ILO1}$ and $\Phi_{ILO2}$, vary symmetrically as a function of the sensor output voltage $V_S$. The difference between the two ILOs phase shifts, i.e., $\Delta \Phi_{out} = \Phi_{ILO2} - \Phi_{ILO1}$, defines the time-domain output of the sensor interface.

Connecting the two ILOs outputs to a simple Exclusive-OR logic gate that is active only when the locking signal $V_{sync}$ is up, a PWM signal is obtained whose pulse width is defined by $\Delta \Phi_{out}$.

The obtained PWM signal is then quantized by means of a simple digital counter in order to obtain a digital output value of the sensor output voltage [11,21]. The higher the counter frequency $f_{counter}$ is, the higher the resolution of the digital output is. Equation (14) expresses the resolution of the sensor interface:

\[ Resolution = \frac{1}{f_{counter}} \]


\[ 2^{\text{Resolution}} = \frac{T_{\text{sync}}}{T_{\text{counter}}} = \frac{1}{2} \frac{f_{\text{counter}}}{f_{\text{sync}}} \]  

(14)

A high frequency reference oscillator, implemented on the same chip, is used to generate both the locking signal \( V_{\text{sync}} \) and the counter clock \( f_{\text{counter}} \).

The counter frequency is generated from this reference oscillator by means of a PLL that realizes a multiplication factor of 256. The same reference oscillator is used to generate the locking signal by means of a frequency divider having a division factor of 16. This choice has been adopted in order to obtain a 11-bit resolution.

The choice of using an intermediate reference oscillator has been adopted as an alternative to the use of a reference oscillator running at \( f_{\text{sync}} \) and a PLL realizing a multiplication factor of 4096 that generates the counter clock. In fact, it was decided to lower the PLL multiplication factor to 256 for the sake of its bandwidth. The intermediate reference oscillator runs at \( f_{\text{counter}}/256 \). That’s why, the frequency divider must realize a division factor of 16 so that the ratio \( f_{\text{counter}}/f_{\text{sync}} \) equals 4096.

Since the sensor interface has the ability to interface sensors with differential output voltages (typically an output of a Wheatstone bridge), an additional bit is used to detect the polarity of the sensor output voltage \( V_S \) by detecting which ILO output is in phase advance. For example, when \( V_S \) is positive, the output of the first ILO1 is in phase advance with respect to ILO2 output (Figure 7b).

3.3. Block Implementation

3.3.1. Biasing Block

The biasing block generates the synchronisation current of the ILO \( I_{\text{sync}} \). It is based on a bandgap voltage reference as shown in Figure 8. The synchronisation current is expressed as:

\[ I_{\text{sync}} = \frac{V_{\text{BG}}}{R_{\text{Bias}}} \]  

(15)

where \( R_{\text{Bias}} \) is the bias resistance of the biasing block and \( V_{\text{BG}} \) is the bandgap voltage reference.

![Figure 8. Bandgap-based current reference.](image)

The current \( I_{\text{GM}} \), which is the bias current of the OTA, is generated from the synchronisation current by means of a current mirror.

3.3.2. Transconductance Amplifier (OTA)

The transconductance amplifier (OTA) converts the sensor output voltage \( V_S \) into two currents with symmetrical variations, \( I_{01} \) and \( I_{02} \), which are the bias currents of ILO1 and ILO2 respectively. As the first block encountered in the sensor interface, the linearity of the OTA is an essential specification so that the sensor interface achieves a good linearity. A degenerated OTA with local feedback is adopted to reach the linearity requirement [22,23]. Figure 9 illustrates the implementation of the
transconductance amplifier. The local feedback is performed via two side amplifiers which must have a high and thermally stable gain so that the OTA linearity does not degrade with temperature. The constant-gm biasing technique has been used for this purpose [24].

![Degenerated transconductance amplifier (OTA) with local feedback.](image)

Considering that the two side amplifiers are identical, the difference between the OTA output currents is then given by:

$$I_{01} - I_{02} = \frac{2}{R_{GM}} V_S$$  \hspace{1cm} (16)

where $R_{GM}$ is the resistance of the OTA (Figure 9).

Figure 10 presents the simulated integral non-linearity (INL) error of the proposed OTA. It is lower than 0.08% of the full scale for an input voltage range equal to ±60 mV which is a range consistent with a large number of sensors.

![Simulation results of the integral non-linearity of the degenerated OTA with local feedback.](image)

3.4. Robustness of the Architecture against Temperature

The pulse width $t_{pw}$ of the output PWM signal is equivalent to $\Phi_{ILO2} - \Phi_{ILO1}$ (Figure 7b) as expressed in the following equation:

$$t_{pw} = \frac{\Phi_{ILO2} - \Phi_{ILO1}}{2\pi f_{sync}} = \frac{\Delta\Phi_{out}}{2\pi f_{sync}}$$  \hspace{1cm} (17)

Therefore, the digital output of the sensor interface is defined as:

$$N = \frac{t_{pw}}{T_{counter}} = \frac{\Phi_{ILO2} - \Phi_{ILO1}}{2\pi} \frac{f_{counter}}{f_{sync}}$$  \hspace{1cm} (18)

where $T_{counter}$ is the counter period.
Based on Equations (13) and (16), the difference between the two ILOs phase shifts, $\Phi_{ILO2} - \Phi_{ILO1}$, is expressed as:

$$\Phi_{ILO2} - \Phi_{ILO1} = \frac{\pi}{2I_{sync}} (I_{01} - I_{02}) = \frac{\pi}{R_{GM}I_{sync}} V_S$$  \hspace{1cm} (19)

Using Equations (15) and (19) can be written as:

$$\Phi_{ILO2} - \Phi_{ILO1} = \pi \frac{R_{Bias}}{V_{BG} R_{GM}} V_S$$  \hspace{1cm} (20)

Then the digital output of the sensor interface is:

$$N = \frac{1}{2} \frac{R_{Bias}}{R_{GM}} \frac{f_{counter}}{f_{sync}} V_S$$  \hspace{1cm} (21)

In this interface, the Wheatstone bridge is biased by the bandgap voltage reference used for the biasing current generation as depicted in Figure 11.

**Figure 11.** Wheatstone bridge sensor.

In this condition, the sensor output voltage $V_S$ is expressed as:

$$V_S = \frac{\Delta R_{sensor}}{2R + \Delta R_{sensor}} V_{BG}$$  \hspace{1cm} (22)

where:

$$\Delta R_{sensor} = R_{sensor} - R$$

Consequently, by combining Equations (21) and (22), the contribution of $V_{BG}$ is eliminated. Hence, the sensor interface output depends only on a ratio of two resistances and a ratio of two frequencies as written below:

$$N = \frac{1}{2} \frac{R_{Bias}}{R_{GM}} \frac{f_{counter}}{f_{sync}} \frac{\Delta R_{sensor}}{2R + \Delta R_{sensor}}$$  \hspace{1cm} (23)

Therefore, a low temperature dependency is achieved. Indeed, the ratio $f_{counter}/f_{sync}$ is temperature independent because the PLL and frequency divider use the same reference frequency. Moreover, all the resistors embedded in the resistive Wheatstone bridge are of the same nature so that the ratio of resistances is also independent of the temperature variations. Furthermore, using the same kind of resistance for $R_{Bias}$ and $R_{GM}$, their temperature coefficient is the same and their ratio (i.e., $R_{Bias}/R_{GM}$) is then insensitive to temperature variations. For these reasons, the thermal dependency of the digital output should be low.
4. Simulations and Experimental Results

The sensor interface is initially designed to interface sensors with an output voltage having a dynamic range of ±60 mV. In fact, the ILO phase shifter has been designed so that the 60 mV input range corresponds to the maximum π phase shift. However, the simulations and experimental results presented in this paper are limited to a ±40 mV input dynamic range because better performances are obtained on this input range compared to the performances obtained on the overall ±60 mV input dynamic range (the performances degrade in terms of linearity and thermal stability).

4.1. Simulation Results

The sensor interface is simulated as a function of an input voltage having a ±40 mV full scale which emulates the sensor differential output voltage $V_S$.

4.1.1. Characteristic Function: Thermal Stability and Linearity

The characteristic function the sensor interface ($N$ as a function of $V_S$) is represented in Figure 12 over an operation temperature range from −40 °C to 250 °C.

![Figure 12. Simulated characteristic function of the sensor interface [-40 °C, 250 °C].](image)

Figure 12 shows that the circuit gain is about 30 LSB/mV whatever temperature is. The relative thermal variation, defined in the Equation (24), is used to evaluate the temperature dependence of the sensor interface and plotted in Figure 13:

$$\Delta N(\text{ppm}/°C) = \frac{\Delta N_{\text{absolute}}}{N_{FS} \Delta T} \times 10^6$$  \hspace{1cm} (24)

where:

$$\Delta N_{\text{absolute}} = N(T_{max}) - N(T_{min})$$  \hspace{1cm} (25)

where $T_{min}$ and $T_{max}$ are respectively the lower and the upper limit of the operation temperature range $\Delta T$ and $N_{FS}$ is the output full scale.

A negative thermal variation is obtained because the digital output $N$ is a decreasing function of the temperature. The absolute value of this thermal variation is lower than 38 ppm/°C over a ±40 mV input dynamic range.

A zero thermal variation is obtained at zero $V_S$ because the sensor interface is perfectly symmetrical (i.e., $\Phi_{ILO2} - \Phi_{ILO1}$ is always zero at zero $V_S$ over the entire operation range).

Simulation results show also the good linearity of the sensor interface. The simulated INL, which is defined as the ratio of the difference between the simulated value and the linear fitted value over
the linear fitted value, is lower than 0.15% over the wide operation temperature range (Figure 14). This good linearity is obtained thanks to the use of ILROs as phase shifters.

![Simulated relative thermal variation of the sensor interface.](image1)

**Figure 13.** Simulated relative thermal variation of the sensor interface.

![Simulated Integral Non-Linearity (INL) over a ±40 mV input dynamic range.](image2)

**Figure 14.** Simulated Integral Non-Linearity (INL) over a ±40 mV input dynamic range.

### 4.1.2. Effect of Process Variation

Process variation and mismatch may increase the temperature dependence of the sensor interface. Thermal stability of the sensor interface over process and mismatch has been assessed with the help of Monte Carlo simulations. The obtained results are presented in Figure 15. For a $V_S$ of 20 mV, the average thermal variation over process and mismatch is close to that obtained in the simulation, while for a $V_S$ of 40 mV, the average thermal variation over process and mismatch is much higher than that obtained in typical simulation. It can be concluded that for a higher sensor output voltage $V_S$, the effect of process variation and mismatch is more pronounced.
Figure 15. Monte Carlo simulation of the thermal stability of the sensor interface: (a) $V_S = 20$ mV; (b) $V_S = 40$ mV.

4.2. Characterizations of the Fabricated Prototype

The wide-temperature-range sensor interface has been fabricated using the 0.18 µm Partially-Depleted Silicon on Insulator (PD-SOI) technology from XFAB France (Corbeil-Essonnes, France), (Figure 16).

For experimental measurements, the circuit has been packaged in a DIL-40 package and it has been tested on a high temperature printed circuit board (PCB). The sensor output voltage is emulated through an on-board differential signal generator (with no temperature dependence) and the prototype is placed under the nozzle of a thermal conditioner (Thermostream ATS, from Temptronic, Mansfield, MA, USA) to vary its temperature from $-20$ °C to $220$ °C, which are the minimum and maximum temperatures of the thermal conditioner (Figure 17).
Figure 16. Sensor interface layout (a) Layout with the I/O rings; (b) Active area layout; (c) microphotography.

Figure 17. Characterization of the fabricated prototype.

4.2.1. Characteristic Function and Thermal Variation

Figure 18 reports the digital output of the sensor interface as a function of the input voltage $V_S$ for different temperatures from $-20 \, ^\circ C$ to $220 \, ^\circ C$.

It is worth mentioning that no calibration circuit is used either to compensate the thermal variation of the sensor interface output or to calibrate the gain error and offset. Figure 18 shows the counter digital output that is proportional to the absolute value of the sensor output voltage $V_S$. Nevertheless, the sign of $V_S$ is given by the available lead/lag bit (i.e., lead/lag between the two ILOs output signals) that permits to discriminate negative values of $V_S$ from positive by detecting which ILO output is in phase advance. This lead/lag bit, not shown in Figure 18, is at 1 logic level for a positive input voltage $V_S$ and at 0 logic level for a negative one.

From the measured characteristic function of the fabricated prototype presented on Figure 19, the relative thermal variation is extracted using Equation (24). It shows that the circuit exhibits a low sensitivity to temperature variations; the absolute value of the measured relative thermal variation is
always below 65 ppm/°C over the full operation temperature range (Figure 19), a value consistent with Monte Carlo simulation results of Figure 15.

![Figure 18. Experimental characteristic function of the sensor interface [−20 °C, 220 °C].](image)

Unlike what is obtained by simulations, the sensor interface output at zero $V_S$ has a non-zero thermal variation. This is because the fabricated sensor interface exhibits a certain output offset which is mainly due to mismatches and which is sensitive to temperature variations.

Precisely, the obtained offset is due to the mismatches inside the OTA which create a dissymmetry between its output currents. These mismatches could be reduced by using transistors with larger size.

![Figure 19. Measured relative thermal variation of the sensor interface.](image)

4.2. Linearity

Over this wide operation temperature range, the fabricated sensor interface converts the differential input voltage $V_S$ into a digital output $N$ with goodness-of-fit of linear regression higher than 0.998 ($R^2$). Figure 20 depicts the difference between the measured values and the linear fits for different temperatures which represents the integral non-linearity of the circuit (INL). The maximum
measured INL is lower than 1.5%. This value is obtained at the extremities of the input dynamic range. Figure 20 also shows that the measured INL is higher than the INL obtained in simulations (Figure 14). This may be caused by process variations.

![Figure 20. Measured integral non-linearity (INL) over a ±40 mV input dynamic range.](image)

As a conclusion, the performances of the fabricated sensor interface are similar to that obtained in both typical and Monte Carlo simulations (Figures 13 and 15, respectively). The measured relative thermal variation is slightly higher than the relative thermal variation obtained by simulation (i.e., typical simulations presented in Figure 13). Nevertheless, the so-obtained relative thermal variation of the fabricated prototype is in good agreement with the Monte Carlo simulations results and the fabricated sensor interface achieves a low temperature dependency over a wide operation range.

The fabricated sensor interface does not however achieve the expected linearity; the measured INL is higher than simulated one. This may be explained by the effect of process variations. On one hand, process variations could degrade the linearity of the ILO transfer function \( f_0(I_0) \) (where \( f_0 \) is its free running oscillation frequency and \( I_0 \) is its bias current). On the other hand, the OTA linearity may be degraded by process variations. Since it is the first block of the sensor interface, this degradation could be at the origin of the high measured INL of the sensor interface. Moreover, the sensor interface has an open loop architecture. Then, a closed loop calibration could be considered in order to improve the linearity of the sensor interface. In order to better understand the origin of the high measured INL, further investigations are required.

However, it is not possible to bypass the use of OTA because the sensor output voltage conversion into a current is required in order to use current controlled oscillators (CCOs) (i.e., ILROs) and to benefit from their high linear behaviour. The use of voltage controlled oscillators (VCOs) instead of CCOs could allow one to overcome the OTA imperfections. However, VCOs generally suffer from a reduced linearity compared to CCOs and this would degrade the INL of the sensor interface.

Table 1 summarizes the performances of the wide-temperature-range sensor interface compared to previous similar works. It shows that the presented sensor interface achieves good performances.
Table 1. Performances of the sensor interface.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Temperature Range (°C)</td>
<td>−20 to 220 (Meas.)</td>
<td>−20 to 100 (Meas.)</td>
<td>0 to 300 (Meas.)</td>
<td>−40 to 120 (Sim.)</td>
<td>25 to 300 (Meas.)</td>
<td>−40 to 180 (Meas.)</td>
</tr>
<tr>
<td>Thermal Drift (ppm/°C)</td>
<td>65 ppm/°C (Meas.)</td>
<td>79 ppm/°C (±1.3%FS (±43 ppm/°C))</td>
<td>N.A</td>
<td>±4% of FS (±123 ppm/°C)</td>
<td>N.A</td>
<td></td>
</tr>
<tr>
<td>Sensor Type</td>
<td>Resistive</td>
<td>Resistive</td>
<td>Resistive</td>
<td>Resistive</td>
<td>Resistive</td>
<td>Resistive</td>
</tr>
<tr>
<td>Non-Linearity</td>
<td>1.5% (Meas.)</td>
<td>0.7%</td>
<td>N.A</td>
<td>0.19%</td>
<td>N.A</td>
<td>N.A</td>
</tr>
<tr>
<td>Consumption</td>
<td>1 mW</td>
<td>18 µA</td>
<td>N.A</td>
<td>96 µW</td>
<td>4.5 mA</td>
<td>34 µA</td>
</tr>
<tr>
<td>Resolution</td>
<td>11 bit for the output +1 bit for the Vos sign</td>
<td>N.A</td>
<td>N.A</td>
<td>9 bit</td>
<td>8 bit</td>
<td>10 bit</td>
</tr>
<tr>
<td>Size</td>
<td>1860.1 x 1885.9 (µm²)</td>
<td>550 x 300 (µm²)</td>
<td>95 x 95 (µm²)</td>
<td>N.A</td>
<td>N.A</td>
<td>3.3 x 1.7 (mm²)</td>
</tr>
<tr>
<td>Technology</td>
<td>180 nm HT SOI</td>
<td>40 nm CMOS</td>
<td>1 μm CMOS</td>
<td>180 nm HT SOI</td>
<td>Vdd: 1.8 V</td>
<td>Vdd: 1.2 V</td>
</tr>
</tbody>
</table>

5. Conclusions

A time-domain differential sensor interface with a very large range of operating temperatures has been proposed. The concept is based on a fully differential architecture of the analog chain that leads to a very high immunity to temperature variations. Indeed, the digital output of the circuit depends only on the relative variation of few parameters and then only mismatches between identical components may induce some temperature dependence.

A proof-of-concept has been designed and fabricated using a 0.18 µm partially-depleted SOI technology with 1.8 V power supply. Experimental results show that the sensor interface has an excellent temperature stability over a wide temperature range extending from −20 °C to 220 °C. The obtained result (−65 ppm/°C over an input range of ±40 mV) is, to our knowledge, the lowest temperature coefficient ever reported for a bit more than 11-bit resolution.

An analysis based on experimental and Monte Carlo simulation results showed that the residual temperature dependence may be explained by mismatches. The use of larger area devices should permit to reduce this effect and thus to improve the level of performance.

Author Contributions: E.C. conducted the research presented in the article. F.B., F.M., P.N. and M.M. supervised the research. E.C., F.B., F.M., P.N. and M.M. wrote the paper.

Conflicts of Interest: The authors declare no conflict of interest.

References

4. Yu, X. High-Temperature Bulk CMOS Integrated Circuits for Data Acquisition; Case Western Reserve University: Cleveland, OH, USA, 2006.


© 2018 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).