Design of a Novel Latch with Quadruple-Node-Upset Recovery for Harsh Radiation Hardness
Abstract
As CMOS processes continue to shrink, nano-scale CMOS latches have become increasingly sensitive to multiplenode upset (MNU) errors caused by radiation. To tolerate MNU, a novel quadruple-node-upset (QNU) self-recoverable latch is proposed in this paper. The proposed latch is mainly constructed from six blocks of three-level C-elements (TLCEs) and six inverters. With the mutual feedback of the various TLCEs, the proposed latch can recover from any QNU. Furthermore, due to the clock gating methodology and a highspeed transmission path, the proposed latch has lower overhead in terms of power dissipation and transmission delay. Simulation results show that the proposed latch achieves high reliability with moderate overhead compared to typical existing latches.
Origin | Files produced by the author(s) |
---|