SRAM Periphery Testing using the Cell-Aware Test Methodology - LIRMM - Laboratoire d’Informatique, de Robotique et de Microélectronique de Montpellier
Article Dans Une Revue IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems Année : 2024

SRAM Periphery Testing using the Cell-Aware Test Methodology

Résumé

Testing memory circuits is crucial for ensuring the quality and reliability of System-on-Chip (SoC) designs, especially as shrinking technology nodes increase susceptibility to nanometer-scale defects. This paper introduces an enhanced methodology for memory testing, leveraging the Cell-Aware (CA) test concept. Building on prior work for SRAM array testing [1], we extend the CA methodology to include periphery testing by generating, for the first time, CA models for each memory Input-Output (I/O) element, covering key components such as address decoders, write drivers, and sense amplifiers. We present results from testing these periphery components using the CA methodology. Additionally, we compare existing SRAM testing techniques with our CA methodology for the decoder and I/O circuitry. To ensure a fair comparison, we selected minimal March tests designed to detect functional faults in peripheral circuits, aligning with the fault models targeted by our approach. A quantitative analysis of fault coverage demonstrates the effectiveness of our methodology compared to March algorithms, particularly in terms of test complexity.
Fichier principal
Vignette du fichier
TCAD_Major_Revision_14p.pdf (2.98 Mo) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)

Dates et versions

lirmm-04808316 , version 1 (28-11-2024)

Identifiants

Citer

Xhesila Xhafa, Eric Faehn, Patrick Girard, Arnaud Virazel. SRAM Periphery Testing using the Cell-Aware Test Methodology. IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, inPress, ⟨10.1109/TCAD.2024.3506854⟩. ⟨lirmm-04808316⟩
0 Consultations
0 Téléchargements

Altmetric

Partager

More