Analysis of Resistive-Bridging Defects in SRAM Core-Cell: Impact within the Core-Cell and in the Memory Array

Abstract : In this paper, we present a study on the effects of resistive-bridging defects in the SRAM core-cell. In particular, the position of the resistive-bridges has been chosen taking in account an actual industrial core-cell layout. We have performed an extensive number of simulations, varying the resistance value of the defects, supply voltage, frequency and temperature. Experimental results show malfunctions not only within the defective core-cell, but also in other core-cells (defect-free) of the memory array. Static and dynamic faults, single-cell and double-cell faults have been found.
Type de document :
Poster
ETS: European Test Symposium, May 2009, Sevilla, Spain. 14th IEEE European Test Symposium, 2009
Liste complète des métadonnées

https://hal-lirmm.ccsd.cnrs.fr/lirmm-00433796
Contributeur : Arnaud Virazel <>
Soumis le : vendredi 20 novembre 2009 - 10:51:44
Dernière modification le : jeudi 24 mai 2018 - 15:59:24

Identifiants

  • HAL Id : lirmm-00433796, version 1

Collections

Citation

Renan Alves Fonseca, Luigi Dilillo, Alberto Bosio, Patrick Girard, Serge Pravossoudovitch, et al.. Analysis of Resistive-Bridging Defects in SRAM Core-Cell: Impact within the Core-Cell and in the Memory Array. ETS: European Test Symposium, May 2009, Sevilla, Spain. 14th IEEE European Test Symposium, 2009. 〈lirmm-00433796〉

Partager

Métriques

Consultations de la notice

106